

Advanced fiber-to-the-chip solutions

#### "Low-loss Optical Coupling of PIC with Ultra-compact Fiber-array-units"



Jean-Luc POLLEUX CTO & co-founder, ICON Photonics Former Professor, ESIEE Paris, Univ-Eiffel, ESYCOM-CNRS



### About us



Technological independent SME created in **2018** 



Offices and Clean Room facilities in France, Paris region



Spinoff of CNRS research center

- 10+ years of R&D in microfabrication and photonics integrated packaging
- 650m<sup>2</sup> cleanrooms production-line (Class 100) platform
- Licensing agreement worldwide with exclusivity including 6 patents



8 Headcounts - **Strong R&D** > 50% PhD in Photonics

Develop & commercialize **fiber-to-the-chip connectivity solutions** enabling the next generation of **optical and quantum applications** 



EPIC Technology Meeting – Photonic Integration and Packaging – IZM Berlin – June 5th, 2024

ODDI / ICON Photonics

## Optical coupling with high-volume production



- Wafer-level Si and Polymer Optical coupling structures
- Wafer level UV lithography
- Wafer bonding
- Through Wafer DRIE

#### from NRE to low cost per module in volume ... to get high performance



### **ICON Photonics Technology**



**Guide each photon / Shape the beam / Compensate for misalignments** 



### Focus on PIC to fiber coupling







EPIC Technology Meeting – Photonic Integration and Packaging – IZM Be

### Market drivers

**Pluggable Optics** 



#### **Co-Packaged Optics (CPO)**



**CPO to 3D-chiplet** 



IMEC Si-PIC platform

Ranovus 2021, nx100Gbps PAM4

- Integration: key to lower cost and higher density
- **Speed:** get smaller to get higher data rates
  - + Scalable and Cost-efficient model: <100\$ per 100Gbit/s
- Robustness and attachability
- Efficiency: save energy and save photons
  - + Going above the 98% efficiency
- Getting light In and Out of the chip with standards at wafer-level



# WAFER PRODUCTION

Some illustrations



### Flexibility of shapes















## Thousands of SSC per wafer with ARC





# KEY BLOCKS FOR THE OPTICAL COUPLING

• Fiber maintaining and fixing to the PIC



### Fiber maintaining

• from standard V-grooves



### to advanced V-groove









Patent pending



- Ultra compact V-grooves with integrated lid
- → Pitch from 50 to 500µm (82µm 127µm 250µm)
- → Arrays or matrices, regular or irregular shapes



### MADE AT WAFER LEVEL





# SMALLEST FORM FACTOR Advanced V-GROOVE

How to showcase further?



### Ultra-compact FAU to PIC butt-coupling









# KEY BLOCKS FOR THE OPTICAL COUPLING

Spot-Size-Converters (SSC)



### High contrast index tapers for SSC





Collect all photons / Shape the beam / Compensate for misalignments with custom shapes and multi-layer design



## SSC / Beamshapers



- from 9-10μm MFD fiber mode
  to rectangular mode-shape 1x3μm MFD
- Increase fiber alignment tolerance

*from 0.5μm*/0.5dB *to 2μm and more* /0.5dB (20μm MMF)









### Functions of SSC / beamshapers

• Edge coupling of PIC & EEL

• Surface coupling with GC-PIC (MMF)



• Surface coupling of detectors / VCSELs





# RESULTING COUPLING LOSSES



## **Coupling losses**

from cryo to 105°C through TELCORDIA









# ARE WE USING GREYSCALE / NIL / 2PP ?



### UV "standard" lithography

- Volume capabilities and low cost
- Not real 3D but 2.5D with layer stacking options
- Smooth surface due to wet chemistry
- Smart combination of wafer bonding / DRIE / photolitho
  ... combining various scales from μm to mm with high precision



## Density of SSC on wafer





### **Annoucement: Next MPW Run for FAU-SSC**





Tape-out septembre 2024 Delivery December 2024



Custom geometry, pitch (50 $\mu$ m to 500 $\mu$ m), number of fiber (1 to 128), ARC (940nm, 1550nm), fiber type ( $\lambda$  from 0.5 $\mu$ m-5 $\mu$ m), Elliptical shapes, PIC bonding service included



Share specifications: taper slope

- $\rightarrow$  MMF : MFD ~20 $\mu$ m to 15 $\mu$ m
- → SMF : MFD ~5μm to 3μm











con

ρμοτονιςς



#### Thanks!

#### jean-luc.polleux@icon-photonics.com

