

Jae-Wung Lee VTT

30/05/2024 VTT – beyond the obvious

# **Overview of slides**

#### • Introduction:

- Applications for silicon photonics
- 3 µm SOI PIC overview
- Straight waveguides
- Up-reflecting mirrors
- Light coupling

### Integration of RSOA to 3 µm SOI PIC

- Hybrid integration development
- Post alignment confirmation using glass chips for X-/Y- axis
- Results from glass chips bonding
- Z-axis misalignment and solution
- Flip-chip bonding with RSOA
- Alignment check
- Optical test and results
- Q and A



### Main application areas for Si photonics



Health and wellness 3D sensing and imaging Communication & computing Industrial sensors Military & Aerospace Quantum











# 3 µm SOI ay VTT: Overview



Passive and active PICs in 3 µm thick SOI

#### **Advantages**

#### Broadband, polarization independent and lowloss I/O coupling (horizontal or vertical)

Rib and strip waveguides with low propagation loss (0.04 – 0.15 dB/cm)

Ultra broadband SM operation with rib waveguide mode strippers (1.2 – 6  $\mu$ m)

### Polarization independent (zero birefringence) and low-loss passives

Ultra-dense integration with Euler bends

and horizontal TIR mirrors

Tolerant to ~1 W optical power

**Tolerant to fabrication errors** 

Up to 40 GHz Ge photodiodes



#### **Present limitations**

- Lack of fast modulators (GHz)
- Difficult coupling to microrings (too high strip waveguide confinement, too long directional and MMI couplers)
- Topography limits the accuracy of fabrication
- Higher-order mode excitation must be avoided with good designs and accurate I/O alignment

# 3 µm SOI: Straight waveguides



Ultra-high mode confinement into the Si core Ultra-broadband, low-loss and polarization independent operation enabled by small mode overlap with side-wall roughness and material interfaces



# 3 µm SOI: Up-reflecting mirrors

Up-reflecting total internal reflection mirrors for wafer-level testing, VCSEL & PD integration and vertical fiber coupling Coupling loss down to 0.5 dB



# 3 µm SOI: Fiber coupling

Coupling loss from etched facets or up-reflecting mirrors to lensed fiber ~0.5 dB Separate interposers for coupling to standard SMF









# Integration of III-V components on VTT's 3µm SOI platform

#### Objectives

- Proper solder alloy
- Proper bonding structure
- Proper bonding condition
- Sub-micron post-bond accuracy
- High yield
- Precise optical alignment
- High bonding strength





### VTT

#### Hybrid integration development (< 1µm align accuracy)

#### Solder development Bonding scheme Flip-chip bonding condition

190°C (Chuck) and 220°C (Arm) 250°C (Chuck) and 250°C (Arm)





Things to consider Stress Thermal conductivity



- · Our bonding will be done Sn rich area
- Au-Sn solder bonding at 220 ~ 250 °C
- Au-Sn squeezing for Z-axis alignment
- Void free bonding
- Intermetallic form after bonding
- Multiple chip bonding on same Si photonic substrate
- Good shear strength (>>4MPa)

### Hybrid integration development

Solder development Bonding scheme Flip-chip bonding condition



Coupling to edge of the Si waveguide

Coupling onto the up-reflecting mirror

### Hybrid integration development (< 1µm align accuracy)

#### Solder development Bonding scheme Flip-chip bonding condition

- Our bonding will be done Sn rich area
- Au-Sn solder bonding at 220 ~ 250 °C
- Au-Sn squeezing for Z-axis alignment
- Void free bonding
- Intermetallic form after bonding
- Multiple chip bonding on same Si photonic substrate
- Good shear strength (>>4MPa)

Force Time Temperature





### Glass chip for post bonding accuracy check: Femto 2



#### Alignment; < 0.5 µm align accuracy (pass or fail)









# Very low optical coupling due to....





### Hybrid integration development

**ISSUES : Z-axis mis-alignment due to particles or/and chipping** 





#### **Discussion : Optical performance needed to be improved**





### **Solution**



#### **MPW12**





### Flip-chip bonding : Solder Mount



### **Flip-chip bonding**

#### 31.5 460 30.0 440 28.5 420 文 27.0 400 380 2 25.5 360 24.0 340 22.5 320 21.0 300 19.5 5 280-18.0 260-. Force [N] 16.5 240 15.0 220 13.5 en 200 180-12.0 160 10.5 140 9.0 120 7.5 100 6.0 80-4.5 60 3.0 40 1.5 20 0 0.0 100 120 160 200 20 40 60 80 140 180 Magnification: X100.0 Time [s]

Flip-chip bonder optimization needed

### VTT

# **RSOA flip-chip bonding results**

Alignment before bonding (Femto 2 optical image)



Alignment after bonding (IR image)



### **Cross SEM images**



#### CONFIDENTIAL

### Outline of the measurements

- Pulsed current (100 kHz, 10% duty cycle) was injected to RSOA with probe needles
- "Leaked signal" and "coupled signal" was measured utilizing an integrating sphere
- Estimated "coupling efficiency" is then:



### Achievements till now



VTT

### Thank you very much

Q and A