

Fraunhofer Institute for Reliability and Microintegration IZM

### Photonics FOR TOMORROW'S PRODUCTS

## Photonic System-in-Package (pSiP) by Applying Thin Glass

**Henning Schröder** 



More Information

Contact

Dr. Henning Schröder Phone. +49 30 46403-277 henning.schroeder @izm.fraunhofer.de



## OIT – Optical Interconnection Technologies The group includes three teams



Head: Henning Schröder



Ind. Relations Manager: Gunnar Böttger

PSA

Photonic System Assembly



Oliver Kirsch



Fiber Optical Interconnects & Sensors

Vanessa Zamora Gómez



## EOCB

**Electrical Optical Circuit Board** 



Julian Schwietering







## PHOTONICS Original Photonics Technologies and value chain

The emerging technology is not new but gaining traction in the respective markets





## Outline of the talk

- Motivation for "photonic System-in-Package (pSiP)"
- Packaging Concept
- Experimental Results for a MOPA System as an exemple
  - Package Design
  - Glass structuring (metallic wiring, cavities, slids, mirror facets)
  - Layer Stacking and Sealing
  - Automated Assembly
  - Singulation by breakage
- Further building blocks:
  - Integrated optical waveguides and graded index out-of-plane coupling
  - fiber coupling
  - Generic PIC test platforms
  - 2PP for printed micro-optics and Photonic Wire Bonds
- Take Home messages



# We are happy to see: In September 2023 Intel has been announced glass for electronic substrates to enable upcoming HPC including photonics

Compute

centers and AI products.



Glass Core Benefits

|   |                                          | Scaling Enabled by Glass Core                                                                               | Product Value                                                                 |
|---|------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| D | Feature Scaling                          | <5/5um Line/Space & <100um TGV* pitch                                                                       | Reduce metal layer count and/or package size OR<br>add more function/cores    |
| 2 | Bump Pitch Scaling                       | Enables D2D bump pitch >36u on substrate and core<br>bump pitch <80um                                       | Reduced die area/power and increased interconnect<br>density                  |
| 3 | More SI Content /<br>Larger Package Size | Enables 50% larger die complex area in same<br>package, >8x reticle Si and package size up to<br>240x240 mm | Enables scaling of die area complex and package size<br>in HPC                |
| 4 | High Speed I/O                           | Smooth Cu + Ultra-low loss dielectric + TGV pitch                                                           | Scaling to 448G without the complexity and cost of transitioning to optical** |
| 5 | Power Delivery                           | Advanced IPD                                                                                                | Improved Performance                                                          |
|   |                                          | *Through Glass Via                                                                                          | ** With Organic Substrate                                                     |



Intel Unveils Industry-Leading Glass Substrates to Meet Demand for More Powerful

Glass substrates help overcome limitations of organic materials by enabling an order of magnitude improvement in design rules needed for future data

What's New: Intel today announced one of the industry's first glass substrates for next-generation advanced packaging, planned for the latter part of this decade. This breakthrough achievement will enable the continued scaling of transistors in a package and advance Moore's Law to deliver data-centric applications.



5

## Thin glass convinces by superior glass properties for electronics Excemple: D263Teco, Schott

#### Mechanical properties

| Density p           | g/cm³     | 2.51     |
|---------------------|-----------|----------|
| Young's modulus E   | kN/mm²    | 72.9     |
| Poisson's ratio µ   |           | 0.21     |
| Knoop hardness      | HK 0.1/20 | 470      |
| Vickers hardness    | HV 0.2/25 | 510      |
| Chemical toughening |           | possible |

#### **Electrical properties**

| Frequency in GHz <sup>3)4)</sup>                            | 1   | 2                                                                            | 5          | 24   | 77                  |
|-------------------------------------------------------------|-----|------------------------------------------------------------------------------|------------|------|---------------------|
| Dielectric constant<br>(permittivity) $\varepsilon_r^{(2)}$ | 6.4 | 6.4                                                                          | 6.3        | 6.3  | 6.1                 |
| Loss tangent $tan(\delta)$ in 10 <sup>-4</sup>              | 74  | 81                                                                           | 101        | 210  | 240                 |
| Specific electrical volume                                  |     | $\rho_{D}$ at $\vartheta = 250 ^{\circ}\text{C}$ in $\Omega \cdot \text{cm}$ |            |      | 1.6.10 <sup>8</sup> |
| resistivity $\rho_D$ at 50 Hz                               |     | $\rho_D$ at $\vartheta = 3$                                                  | 350°C in 9 | ⊇∙cm | 3.5.106             |

#### **Optical properties**

| Refractive index n <sub>p</sub>                           | 1.5230 |
|-----------------------------------------------------------|--------|
| Luminous transmittance<br>τ <sub>vD6s</sub> (d = 0.30 mm) | 91.7%  |



#### **Thermal properties** Coefficient of thermal expansion $\alpha$ (20°C; 300°C)

| α (20°C; 300°C)                           | 7.2 · 10⁻⁶ K⁻¹ |
|-------------------------------------------|----------------|
| Transformation temperature T <sub>g</sub> | 557°C          |



# Motivation for the work presented here: Photonic System-in-Package (pSiP) using glass allows both: high design complexity and miniaturisation

- High design complexity
- Glass-based electro-optical module for optical spectrum analysis
- Including micro-optics (filters, isolators, lenses)
- assembled by sequential active alignment with temporary fixing of components using integrated vacuum-channels
- metallization (solderable, and wire-bondable) to include electrooptical and electronic features (EOM, TIA, PIC)

- Miniaturisation shown by size comparison of a butterfly package for laser diode, SAC and FAC (left)
- and a glass based photonic System-in-package (pSiP) (right) for MOPA seed laser



H. Schröder et al., "Enabling photonic system integration by applying glass based microelectronic packaging approaches", Proc. EOSAM 2022, Porto, Portugal









## pSiP concept: Glass layer stacking enables panel level assembly and packging before singulation





## Package design: The cross section shows TGV, hermetic sealing, LD on submount, FAC, and optical window

**Seed laser** 





## Electrical wiring and sealing rings are provided by PCB adopted thin film technology, and galvanic processes





DC & RF interconnects based on RDL, WB and hermetically sealed TGVs enable on board mounting and 3D-Integration

WB  $\infty$ 0000 Υ 🗾 Fraunhofer 🗾 Fraunhofer Fraunhofer <u>כ</u> [1] Fraunhofer 🗾 Fraunhofer





[1] K. Kröhnert et al.: Reliability of Through Glass Vias and hermetically sealing for a versatile sensor plattform," IEEE 8th ESTC, 2020.

[2] K. Kröhnert et al.: Through Glass Vias for hermetically sealed High Frequency Application.
Additional Conferences (Device Packaging, HiTEC, HiTEN, and CICMT), 2019.
[3] H. Schröder, O. Kirsch, J. Schwietering, K. Kröhnert: Onlinesession "IZM-Photonics: In glass we

trust" #2 Online-Seminar: Integrated glass-based electro-optical platform for co-packaging



## Thin film technology and galvanic processes gain RDL and TGV, followed by laser structuring, assembly, singulation





### Laser structuring for optical windows and perforation uses 2 different lasers in 1 machine

#### CO<sub>2</sub> Laser (10600 nm)

- Precise and clean cutting
- ±0.025 mm
- no glass particles
- Optical, crack-free glass edge quality (without grinding)





#### Green Laser (532 nm)

- Manufacturing of glass elements
- Flexible free shape drilling and structuring
- accuracy: <20µm</p>
- Patterning of coatings









## 3 glass-glass bonding techniques are in use to be selected according design and component requirements





## Automated panel level assembly and packging before singulation allows high throughput

**Seed laser** 





15

The answer is: Singulation by breakage after panel level assembly at the line of laser induced stress enables optical grade windows w/o polishing





The MOPA system consists of 2 pSiP building blocks: Seed laser and optical amplifier





## Ion-exchange technology for package integrated optical waveguides Process flow and optical characteristics



#### Properties

- Single-mode (λ>1060 nm) and multi-mode operation
- Large optical bandwidth:
  - 400 2000 nm
- Ultra-low propagation losses:
  - 0.059 ± 0.001 dB/cm @ 1550 nm
- Low PDL and temperature dependence
- Thin glass down to 300 µm thickness and format up to 440 x 305 mm<sup>2</sup>
- Mode field of integrated waveguides can be well adjusted to optical fibers



## IOX in Glass – much more than simply optical waveguides Acive and passive functions are added





Fiber-to-chip interconnects with high fiber counts and low-cost assembly Edge coupling and out-of-plane connectors are developed

Edge coupling based on MTP standard





#### Gradient-index surface coupling (GISC)

- Fiber-interface at glass interposer can be either based on edge coupling or GISC.
- GISC would allow for a low-profile fiber interface with relaxed alignment tolerances.

[1]: L. Brusberg et al., "Passive Aligned Glass Waveguide Connector for Co-Packaged Optics," 2021 European Conference on Optical Communication (ECOC), 2021
[2]: Schwietering, Julian et al., "Integrated optical single-mode waveguide structures in thin glass for flip-chip PIC assembly and fiber coupling.", 2020 IEEE 70th ECTC



## Laser welding of optical glass fibers to glass substrates Adhesive-free interconnection approach



Processing system for laser welding of fibers to substrates



#### Features:

1D and 2D laser-assisted direct glass-to-glass welding, resulting in a position and power stable connection High-precision linear movement, rotation and angle correction Active alignment Monitoring of optical parameters High automation potential



10x Ø125 μm SM-fibers welded to microlens array



Optical fibres fused on glass integrated waveguides



## Service offer: generic Packaging Platform for Customized Photonic Integrated Circuits (PICs)



## Optical integration of Si photonic circuits and other PIC Photonic Wire bonding

#### What is it and what is it about?

- Scalable method to integrate a multitude of lasers to electronic-photonic chips (EPIC) or between PIC, and PIC to fiber
- High-yield optical attach processes exploiting 3D-printed nano-optics, so called photonic wirebonds (with plastic optical fiber properties)







## Novel Photonic Wire Bond (PWB) technology

2-Photon-Polymerisation enables flexible photonic integration processes



• High-density photonic integration must be complemented by scalable packaging concepts.





- Photonic wire bonding enables automated fabrication of single-mode chip-chip and fiber-chip connections.
- Experiments demonstrate the viability of the concept for building a universal photonic integration platform.









### Take home

- Motivation for "photonic System-in-Package":
  - Miniaturization, cost reduction, performance, reliability
- Packaging Concept
  - Display glass: optical transparency, best dielectric properties, thermal management by design (heat spreading and thermal vias)
  - Panel level structuring, hermetic sealing, and assembly
- Experimental Results for a MOPA System for example
  - Package Design: 3 layer stack, perforation to singulate by breackage, frame layer w/ side optical window
  - Glass structuring (thin film, galvanic, cavities, slids, holes, optical grade facets): electrical wiring, TGV, thermal management, windows
  - Layer stacking and sealing: diffusion bonding and fs-direct glass-glass welding
  - Automated assembly: active alignment on panel level
  - Singulation by breackage of perforated zones
- Integrated optical waveguide, fiber coupling, and 2PP have been presented as additional building blocks
  - Ion-exchange can be used to realize surface optical coupling interfaces for integrated waverguides in glass layers
  - Adhesive-free optical fiber welding to integrated waverguides in glass layers
  - 2PP enables micro-optics printed on component facets and photonic wire bonds
- → the pSiP-packaging concept is open for other form factors, components, horizontal and vertical beam coupling, higher complexity or, vice versa, for optical CSP





Contact

Dr. Henning Schröder Phone. +49 30 46403-277 henning.schroeder @izm.fraunhofer.de





# Thermal performance of filled TGVs enables stable DFB-Laser operation close to manufacturer specification

Optical grade window

**Seed laser** 

FAC SAC Laser diode on submount



**Technical Specifcation:** Laser Type: Edge Emitter DFB Package Volume 8 x 8 x 0,7mm ~ 45mm<sup>3</sup> Glas Layer Thickness: 300 - 700µm Metallization System Thickness <1µm -10µm Copper Metallization Finishes Available: Direct Immersion/ Gold & **ENIG** Output Beam Diameter ~420µm Stable Optical Output Power: >100mW Therm. Induced Beam Pointing Stab.: ~8 \*10<sup>-6</sup> deg/K Top: Birds View on Seed laser pSiP with integrated DFB on Submount with FAC and SAC lenses

Bottom: pSiP thermomechanical stability of packaged assembly



## pSiP is scalable to higher complexity assemblies with thermal loads up to 3W and multiple optical I/Os



